| Written by Administrator Friday, 06 November 2009 05:48 - |
|-----------------------------------------------------------|
|                                                           |
|                                                           |
|                                                           |
|                                                           |
|                                                           |
| Sub Code                                                  |
|                                                           |
|                                                           |
| <b>06ES32</b> □                                           |
| IA Marks                                                  |
|                                                           |
|                                                           |
| 25                                                        |
|                                                           |
|                                                           |
| Hrs/ Week                                                 |
|                                                           |
| :                                                         |
|                                                           |
| 04                                                        |
|                                                           |
|                                                           |
| Exam Hours                                                |
| LAGIII 1 JUUI 3                                           |

| Written by Administrator Friday, 06 November 2009 05:48 - |
|-----------------------------------------------------------|
|                                                           |
|                                                           |
| 03                                                        |
|                                                           |
| Total Hrs.                                                |
|                                                           |
| :                                                         |
|                                                           |
| 52                                                        |
|                                                           |
|                                                           |
|                                                           |
| Exam Marks                                                |
|                                                           |
|                                                           |
| 100                                                       |
|                                                           |
|                                                           |
|                                                           |
|                                                           |
|                                                           |
|                                                           |

| Written by Administrator Friday, 06 November 2009 05:48 -                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PART - A                                                                                                                                                                                                                                                                                                     |
| UNIT 1:                                                                                                                                                                                                                                                                                                      |
| <b>Diode Circuits:</b> Diode Resistance, Diode equivalent circuits, Transition and diffusion capacitance, Reverse recovery time, Load line analysis, Rectifiers, Clippers and clampers. (Chapter 1.6 to 1.14, 2.1 to 2.9)                                                                                    |
| 6 Hours                                                                                                                                                                                                                                                                                                      |
| UNIT 2:                                                                                                                                                                                                                                                                                                      |
| <b>Transistor Biasing</b> : Operating point, Fixed bias circuits, Emitter stabilized biased circuits, Voltage divider biased, DC bias with voltage feedback, Miscellaneous bias configurations, Design operations, Transistor switching networks, PNP transistors, Bias stabilization. (Chapter 4.1 to 4.12) |
| 7 Hours                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                              |
| UNIT 3:                                                                                                                                                                                                                                                                                                      |
| <b>Transistor at Low Frequencies:</b> BJT transistor modeling, Hybrid equivalent model, CE Fixed bias configuration, Voltage divider bias, Emitter follower, CB configuration, Collector feedback configuration, Hybrid equivalent model. (Chapter 5.1 to 5.3,                                               |

| Written by Administrator Friday, 06 November 2009 05:48 -                                                                                                                                                        |                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| 5.5 to 5.17)  0  00000000000000000000000000000000                                                                                                                                                                | 000000<br>00<br>100000000000000<br>100000000000 |
| 7 Hours                                                                                                                                                                                                          |                                                 |
|                                                                                                                                                                                                                  |                                                 |
| UNIT 4:                                                                                                                                                                                                          |                                                 |
| <b>Transistor Frequency Response</b> : General frequency considerations, low frequency response, Miller effect capacitance, High frequency response, multistage frequency ef (Chapter 9.1 to 9.5, 9.6, 9.8, 9.9) |                                                 |
| 6 Hours                                                                                                                                                                                                          |                                                 |
| PART – B                                                                                                                                                                                                         |                                                 |
| UNIT 5:                                                                                                                                                                                                          |                                                 |

| Written by Administrator Friday, 06 November 2009 05:48 -                                                                                                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (a) General Amplifiers: Cascade connections, Cascode connections, Darlington connections. (Chapter 5.19 to 5.27)                                                                                                                         |
| 3 Hours                                                                                                                                                                                                                                  |
| (b) Feedback Amplifier: Feedback concept, Feedback connections type, Practical feedback circuits. (Chapter 14.1 to 14.4)  0000000000000000000000000000000000                                                                             |
| UNIT 6:                                                                                                                                                                                                                                  |
| <b>Power Amplifiers</b> : Definitions and amplifier types, series fed class A amplifier, Transformer coupled Class A amplifiers, Class B amplifier operations, Class B amplifier circuits, Amplifier distortions. (Chapter 12.1 to 12.9) |
| 7 Hours                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                          |

Written by Administrator

| Friday, 06 November 2009 05:48 -                                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UNIT 7:                                                                                                                                                        |
|                                                                                                                                                                |
| Oscillators: Oscillator operation, Phase shift Oscillator, Wienbridge Oscillator, Tuned Oscillator circuits, Crystal Oscillator. (Chapter 14.5 to 14.11)       |
| (BJT version only)                                                                                                                                             |
|                                                                                                                                                                |
|                                                                                                                                                                |
|                                                                                                                                                                |
|                                                                                                                                                                |
| 6 Hours                                                                                                                                                        |
|                                                                                                                                                                |
|                                                                                                                                                                |
|                                                                                                                                                                |
|                                                                                                                                                                |
| UNIT 8:                                                                                                                                                        |
|                                                                                                                                                                |
| <b>FET Amplifiers:</b> FET small signal model, Biasing of FET, Common drain common gate configurations, MOSFETs, FET amplifier networks. (Chapter 8.1 to 8.13) |
|                                                                                                                                                                |
|                                                                                                                                                                |
|                                                                                                                                                                |
|                                                                                                                                                                |
| 7 Harris                                                                                                                                                       |
| 7 Hours                                                                                                                                                        |
|                                                                                                                                                                |

| Written by Administrator Friday, 06 November 2009 05:48 -                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                       |
| TEXT BOOK:                                                                                                                                                            |
|                                                                                                                                                                       |
| 1. <b>"Electronic Devices and Circuit Theory",</b> Robert L. Boylestad and Louis Nashelsky, PHI/Pearson Eduication. $9^{\text{TH}}$ Edition.                          |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
| REFERENCE BOOKS:                                                                                                                                                      |
| <ol> <li>'Integrated Electronics', Jacob Millman &amp; Christos C. Halkias, Tata - McGraw Hill,</li> <li>1991 Edition</li> </ol>                                      |
|                                                                                                                                                                       |
| 2. "Electronic Devices and Circuits", David A. Bell, PHI, 4th Edition, 2004                                                                                           |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
|                                                                                                                                                                       |
| <b>Question Paper Pattern:</b> Student should answer FIVE full questions out of 8 questions to be set each carrying 20 marks, <b>selecting at least TWO questions</b> |
| from each part .                                                                                                                                                      |
|                                                                                                                                                                       |

Written by Administrator Friday, 06 November 2009 05:48 -